Espressif Systems /ESP32-S3 /RTC_I2C /INT_ST

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ST

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (SLAVE_TRAN_COMP_INT_ST)SLAVE_TRAN_COMP_INT_ST 0 (ARBITRATION_LOST_INT_ST)ARBITRATION_LOST_INT_ST 0 (MASTER_TRAN_COMP_INT_ST)MASTER_TRAN_COMP_INT_ST 0 (TRANS_COMPLETE_INT_ST)TRANS_COMPLETE_INT_ST 0 (TIME_OUT_INT_ST)TIME_OUT_INT_ST 0 (ACK_ERR_INT_ST)ACK_ERR_INT_ST 0 (RX_DATA_INT_ST)RX_DATA_INT_ST 0 (TX_DATA_INT_ST)TX_DATA_INT_ST 0 (DETECT_START_INT_ST)DETECT_START_INT_ST

Description

interrupt state register

Fields

SLAVE_TRAN_COMP_INT_ST

slave transit complete interrupt state

ARBITRATION_LOST_INT_ST

arbitration lost interrupt state

MASTER_TRAN_COMP_INT_ST

master transit complete interrupt state

TRANS_COMPLETE_INT_ST

transit complete interrupt state

TIME_OUT_INT_ST

time out interrupt state

ACK_ERR_INT_ST

ack error interrupt state

RX_DATA_INT_ST

receive data interrupt state

TX_DATA_INT_ST

transit data interrupt state

DETECT_START_INT_ST

detect start interrupt state

Links

() ()